(19) INDIA (22) Date of filing of Application :30/08/2022 (43) Publication Date : 02/09/2022 ## (54) Title of the invention : DESIGN AND IMPLEMENTATION OF LOW POWER MULTIPLIERS USING POWER EFFICIENT ADDER BLOCKS (71)Name of Applicant: 1)Debika Chaudhuri Address of Applicant : Assistant Professor, ECE Department, School of Engineering & Technology, IFTM University, Moradabad, U.P-244102, India Moradabad -----:G06K0007100000, B29C0065180000, (51) International G06T0005500000, G06Q0030020000, 2)Dr. Atanu Nag classification A61K0048000000 3)Dr. Shalu C. (86) International Name of Applicant: NA :NA Application No Address of Applicant : NA :NA Filing Date (72) Name of Inventor: (87) International 1)Debika Chaudhuri : NA Publication No Address of Applicant: Assistant Professor, ECE Department, (61) Patent of Addition:NA School of Engineering & Technology, IFTM University. to Application Number :NA Moradabad, U.P-244102, India Moradabad -----Filing Date 2)Dr. Atanu Nag Address of Applicant : Associate Professor, Department of (62) Divisional to :NA Application Number Physics, School of Sciences, IFTM University, Moradabad, U.P-:NA 244102, India Moradabad -----Filing Date 3)Dr. Shalu C. Address of Applicant : Assistant Professor, ECE Department, School of Engineering & Technology, IFTM University, Moradabad, U.P-244102, India Moradabad ----- ## (57) Abstract: The invention relates to design and implementation of low power multipliers using power efficient adder blocks. The design of digital multipliers is very common and already many such designs for low power digital multiplier have been proposed. The multiplier block is designed using Tanner tool 180 nm Complementary Metal Oxide Semiconductor (CMOS) technology. In this paper, an attempt has been made to optimize the performance of an array multiplier which consumes low power. The multiplier has been designed and simulated by using various adder blocks. The work includes the design of basic gates, half adder and full adder, operated with different operating voltages. The used logic styles in our proposed CMOS logic design of the multiplier are 14T full adder, 16T full adder, SERF full adder, and CPL full adder and TG full adder. The power, delay analysis has been computed and compared for the different used logic styles. No. of Pages: 27 No. of Claims: 7